[PATCH 02/12] dt-bindings: riscv: Add T-HEAD C906 and C910 compatibles
Conor Dooley
conor at kernel.org
Sun Nov 20 03:23:36 PST 2022
On Fri, Nov 04, 2022 at 10:57:58AM +0800, Icenowy Zheng wrote:
> 在 2022-08-15星期一的 00:08 -0500,Samuel Holland写道:
> > The C906 and C910 are RISC-V CPU cores from T-HEAD Semiconductor.
> > Notably, the C906 core is used in the Allwinner D1 SoC.
>
> Could this get applied first?
>
> C906 and C910 now have a fixed-configuration open-source version, which
> means these cores could be played by anyone, and having them in the DT
> binding really helps people. In addition I am aware of some C906-
> equipped SoC out of Allwinner.
I've applied this one patch as v6.2 material since I doubt this series is
gonna make it & the Bouffalolabs dt is going to need this compatible too.
I applied it on top of v6.1-rc1 just in case:
https://git.kernel.org/conor/c/0d814000ad3589bf4f69c9cb25a3b77bbd55ffec
>
> >
> > Signed-off-by: Samuel Holland <samuel at sholland.org>
> > ---
> >
> > Documentation/devicetree/bindings/riscv/cpus.yaml | 2 ++
> > 1 file changed, 2 insertions(+)
> >
> > diff --git a/Documentation/devicetree/bindings/riscv/cpus.yaml
> > b/Documentation/devicetree/bindings/riscv/cpus.yaml
> > index 873dd12f6e89..ce2161d9115a 100644
> > --- a/Documentation/devicetree/bindings/riscv/cpus.yaml
> > +++ b/Documentation/devicetree/bindings/riscv/cpus.yaml
> > @@ -38,6 +38,8 @@ properties:
> > - sifive,u5
> > - sifive,u7
> > - canaan,k210
> > + - thead,c906
> > + - thead,c910
> > - const: riscv
> > - items:
> > - enum:
>
More information about the linux-riscv
mailing list