[PATCH 3/9] ARM: mmp: support DT in irq
Haojian Zhuang
haojian.zhuang at gmail.com
Wed May 2 01:40:31 EDT 2012
On Sat, Apr 28, 2012 at 3:06 AM, Grant Likely <grant.likely at secretlab.ca> wrote:
> On Fri, 27 Apr 2012 16:39:11 +0800, Haojian Zhuang <haojian.zhuang at gmail.com> wrote:
>> Append new interrupt driver that could support both pxa168 and mmp2
>> silicon. And this driver supports device tree.
>>
>> Since CONFIG_SPARSE_IRQ is enabled in arch-mmp, irq driver should
>> handle reserved NR_IRQS_LEGACY in irq domain.
>>
>> Signed-off-by: Haojian Zhuang <haojian.zhuang at gmail.com>
>> ---
>> arch/arm/mach-mmp/Makefile | 2 +-
>> arch/arm/mach-mmp/include/mach/entry-macro.S | 9 +
>> arch/arm/mach-mmp/irq.c | 287 ++++++++++++++++++++++++++
>
> It shouldn't be necessary to create an entirely new irq controller
> driver that duplicates the functionality of irq-mmp2.c and
> irq-pxa168.c. Instead, the existing drivers should be refactored to
> work with both DT and non-DT user.
>
New irq controller driver handles both pxa168 and mmp2. The register definition
is different. And some mux interrupt controllers are in mmp2. There
are different
interrupt numbers in each mux interrupt controller.
Directly merging these two drivers are a bit difficult. But I can make
use of DTS file
to record register address and interrupt numbers.
>> diff --git a/arch/arm/mach-mmp/include/mach/entry-macro.S b/arch/arm/mach-mmp/include/mach/entry-macro.S
>> index 9cff9e7..6b9d925 100644
>> --- a/arch/arm/mach-mmp/include/mach/entry-macro.S
>> +++ b/arch/arm/mach-mmp/include/mach/entry-macro.S
>> @@ -6,13 +6,19 @@
>> * published by the Free Software Foundation.
>> */
>>
>> +#include <asm/irq.h>
>> #include <mach/regs-icu.h>
>>
>> .macro get_irqnr_preamble, base, tmp
>> mrc p15, 0, \tmp, c0, c0, 0 @ CPUID
>> and \tmp, \tmp, #0xff00
>> cmp \tmp, #0x5800
>> +#ifdef CONFIG_OF
>> + ldr \base, =mmp_icu_base
>> + ldr \base, [\base, #0]
>> +#else
>> ldr \base, =ICU_VIRT_BASE
>> +#endif
>> addne \base, \base, #0x10c @ PJ1 AP INT SEL register
>> addeq \base, \base, #0x104 @ PJ4 IRQ SEL register
>> .endm
>> @@ -20,5 +26,8 @@
>> .macro get_irqnr_and_base, irqnr, irqstat, base, tmp
>> ldr \tmp, [\base, #0]
>> and \irqnr, \tmp, #0x3f
>> +#ifdef CONFIG_OF
>> + add \irqnr, \irqnr, #NR_IRQS_LEGACY
>> +#endif
>
> What do these do? Does turning on CONFIG_OF break booting with atags?
> If so then this will need to be reworked. CONFIG_OF must not disable
> non-devicetree usage.
>
> g.
I use two CONFIG_OF in this file. The first one is used to record
register base address
of interrupt controller. In legacy code, the register address is
hardcoding. Do you mean
that I should remove this CONFIG_OF?
The second CONFIG_OF is used to do a rebase of interrupt number. Since
SPARSE IRQ
is enabled, NR_IRQS_LEGACY (16) is defined already. I have two
choices. Either I extended
to define ".nr_irqs" in machine script for internal interrupts, or I
reserve NR_IRQS_LEGACY and
allocate new irqs for internal interrupts. I choose the second
solution. Do you mean that I have to
use the first solution?
More information about the linux-arm-kernel
mailing list