OMAP3 L2/outer cache enabled in kernel (after being disabled by uBoot)?
Catalin Marinas
catalin.marinas at arm.com
Tue Jan 17 07:11:38 EST 2012
On Tue, Jan 17, 2012 at 08:54:44AM +0000, Joe Woodward wrote:
> So, is the upshot of this that the kernel isn't going to be in a
> position to enable the L2/outer cache on OMAP3 (due to the need for
> hacky/unmaintainable code)?
>
> Hence the bootloader/uBoot had better leave it enabled...
It could but the Linux decompressor needs to be aware and either flush
the L2 (more difficult as it doesn't have all the device information) or
set the page table attributes to outer non-cacheable (TEX[2:0] = 0b100).
The latter may still not work if there are stale L2 cache lines left by
U-Boot (and that's always possible unless U-Boot also uses outer
non-cacheable memory attributes).
But I would agree with Aneesh - can we not enabled the L2 at a later
point?
--
Catalin
More information about the linux-arm-kernel
mailing list