[PATCH v4 09/21] media: rkisp1: regs: Rename CCL, ICCL and IRCL registers with VI_ prefix
Ricardo Ribalda
ribalda at chromium.org
Mon Apr 25 02:51:53 PDT 2022
Laurent Pinchart wrote:
> The documentation names the CCL, ICCL and IRCL registers with a VI_
> prefix, like the VI_ID and VI_DPCL registers. Fix the macro names
> accordingly.
>
> Signed-off-by: Laurent Pinchart <laurent.pinchart at ideasonboard.com>
> Reviewed-by: Dafna Hirschfeld <dafna at fastmail.com>
Reviewed-by: Ricardo Ribalda <ribalda at chromium.org>
> ---
> .../platform/rockchip/rkisp1/rkisp1-isp.c | 19 +++---
> .../platform/rockchip/rkisp1/rkisp1-params.c | 8 +--
> .../platform/rockchip/rkisp1/rkisp1-regs.h | 60 +++++++++----------
> 3 files changed, 44 insertions(+), 43 deletions(-)
>
> diff --git a/drivers/media/platform/rockchip/rkisp1/rkisp1-isp.c b/drivers/media/platform/rockchip/rkisp1/rkisp1-isp.c
> index 4f7b2157b8cc..3c77cec568fb 100644
> --- a/drivers/media/platform/rockchip/rkisp1/rkisp1-isp.c
> +++ b/drivers/media/platform/rockchip/rkisp1/rkisp1-isp.c
> @@ -523,20 +523,21 @@ static void rkisp1_isp_stop(struct rkisp1_device *rkisp1)
> readx_poll_timeout(readl, rkisp1->base_addr + RKISP1_CIF_ISP_RIS,
> val, val & RKISP1_CIF_ISP_OFF, 20, 100);
> rkisp1_write(rkisp1,
> - RKISP1_CIF_IRCL_MIPI_SW_RST | RKISP1_CIF_IRCL_ISP_SW_RST,
> - RKISP1_CIF_IRCL);
> - rkisp1_write(rkisp1, 0x0, RKISP1_CIF_IRCL);
> + RKISP1_CIF_VI_IRCL_MIPI_SW_RST |
> + RKISP1_CIF_VI_IRCL_ISP_SW_RST,
> + RKISP1_CIF_VI_IRCL);
> + rkisp1_write(rkisp1, 0x0, RKISP1_CIF_VI_IRCL);
> }
>
> static void rkisp1_config_clk(struct rkisp1_device *rkisp1)
> {
> - u32 val = RKISP1_CIF_ICCL_ISP_CLK | RKISP1_CIF_ICCL_CP_CLK |
> - RKISP1_CIF_ICCL_MRSZ_CLK | RKISP1_CIF_ICCL_SRSZ_CLK |
> - RKISP1_CIF_ICCL_JPEG_CLK | RKISP1_CIF_ICCL_MI_CLK |
> - RKISP1_CIF_ICCL_IE_CLK | RKISP1_CIF_ICCL_MIPI_CLK |
> - RKISP1_CIF_ICCL_DCROP_CLK;
> + u32 val = RKISP1_CIF_VI_ICCL_ISP_CLK | RKISP1_CIF_VI_ICCL_CP_CLK |
> + RKISP1_CIF_VI_ICCL_MRSZ_CLK | RKISP1_CIF_VI_ICCL_SRSZ_CLK |
> + RKISP1_CIF_VI_ICCL_JPEG_CLK | RKISP1_CIF_VI_ICCL_MI_CLK |
> + RKISP1_CIF_VI_ICCL_IE_CLK | RKISP1_CIF_VI_ICCL_MIPI_CLK |
> + RKISP1_CIF_VI_ICCL_DCROP_CLK;
>
> - rkisp1_write(rkisp1, val, RKISP1_CIF_ICCL);
> + rkisp1_write(rkisp1, val, RKISP1_CIF_VI_ICCL);
>
> /* ensure sp and mp can run at the same time in V12 */
> if (rkisp1->media_dev.hw_revision == RKISP1_V12) {
> diff --git a/drivers/media/platform/rockchip/rkisp1/rkisp1-params.c b/drivers/media/platform/rockchip/rkisp1/rkisp1-params.c
> index f6da2571b55f..cb5840b5d974 100644
> --- a/drivers/media/platform/rockchip/rkisp1/rkisp1-params.c
> +++ b/drivers/media/platform/rockchip/rkisp1/rkisp1-params.c
> @@ -1058,8 +1058,8 @@ static void rkisp1_ie_config(struct rkisp1_params *params,
> static void rkisp1_ie_enable(struct rkisp1_params *params, bool en)
> {
> if (en) {
> - rkisp1_param_set_bits(params, RKISP1_CIF_ICCL,
> - RKISP1_CIF_ICCL_IE_CLK);
> + rkisp1_param_set_bits(params, RKISP1_CIF_VI_ICCL,
> + RKISP1_CIF_VI_ICCL_IE_CLK);
> rkisp1_write(params->rkisp1, RKISP1_CIF_IMG_EFF_CTRL_ENABLE,
> RKISP1_CIF_IMG_EFF_CTRL);
> rkisp1_param_set_bits(params, RKISP1_CIF_IMG_EFF_CTRL,
> @@ -1067,8 +1067,8 @@ static void rkisp1_ie_enable(struct rkisp1_params *params, bool en)
> } else {
> rkisp1_param_clear_bits(params, RKISP1_CIF_IMG_EFF_CTRL,
> RKISP1_CIF_IMG_EFF_CTRL_ENABLE);
> - rkisp1_param_clear_bits(params, RKISP1_CIF_ICCL,
> - RKISP1_CIF_ICCL_IE_CLK);
> + rkisp1_param_clear_bits(params, RKISP1_CIF_VI_ICCL,
> + RKISP1_CIF_VI_ICCL_IE_CLK);
> }
> }
>
> diff --git a/drivers/media/platform/rockchip/rkisp1/rkisp1-regs.h b/drivers/media/platform/rockchip/rkisp1/rkisp1-regs.h
> index 887f4768dc0a..0f6ea67b4d5a 100644
> --- a/drivers/media/platform/rockchip/rkisp1/rkisp1-regs.h
> +++ b/drivers/media/platform/rockchip/rkisp1/rkisp1-regs.h
> @@ -210,7 +210,7 @@
> #define RKISP1_CIF_MI_XTD_FMT_CTRL_SP_CB_CR_SWAP BIT(1)
> #define RKISP1_CIF_MI_XTD_FMT_CTRL_DMA_CB_CR_SWAP BIT(2)
>
> -/* CCL */
> +/* VI_CCL */
> #define RKISP1_CIF_CCL_CIF_CLK_DIS BIT(2)
> /* VI_ISP_CLK_CTRL */
> #define RKISP1_CIF_CLK_CTRL_ISP_RAW BIT(0)
> @@ -241,32 +241,32 @@
> #define RKISP1_CIF_CLK_CTRL_RSZS BIT(25)
> #define RKISP1_CIF_CLK_CTRL_MIPI BIT(26)
> #define RKISP1_CIF_CLK_CTRL_MARVINMI BIT(27)
> -/* ICCL */
> -#define RKISP1_CIF_ICCL_ISP_CLK BIT(0)
> -#define RKISP1_CIF_ICCL_CP_CLK BIT(1)
> -#define RKISP1_CIF_ICCL_RES_2 BIT(2)
> -#define RKISP1_CIF_ICCL_MRSZ_CLK BIT(3)
> -#define RKISP1_CIF_ICCL_SRSZ_CLK BIT(4)
> -#define RKISP1_CIF_ICCL_JPEG_CLK BIT(5)
> -#define RKISP1_CIF_ICCL_MI_CLK BIT(6)
> -#define RKISP1_CIF_ICCL_RES_7 BIT(7)
> -#define RKISP1_CIF_ICCL_IE_CLK BIT(8)
> -#define RKISP1_CIF_ICCL_SIMP_CLK BIT(9)
> -#define RKISP1_CIF_ICCL_SMIA_CLK BIT(10)
> -#define RKISP1_CIF_ICCL_MIPI_CLK BIT(11)
> -#define RKISP1_CIF_ICCL_DCROP_CLK BIT(12)
> -/* IRCL */
> -#define RKISP1_CIF_IRCL_ISP_SW_RST BIT(0)
> -#define RKISP1_CIF_IRCL_CP_SW_RST BIT(1)
> -#define RKISP1_CIF_IRCL_YCS_SW_RST BIT(2)
> -#define RKISP1_CIF_IRCL_MRSZ_SW_RST BIT(3)
> -#define RKISP1_CIF_IRCL_SRSZ_SW_RST BIT(4)
> -#define RKISP1_CIF_IRCL_JPEG_SW_RST BIT(5)
> -#define RKISP1_CIF_IRCL_MI_SW_RST BIT(6)
> -#define RKISP1_CIF_IRCL_CIF_SW_RST BIT(7)
> -#define RKISP1_CIF_IRCL_IE_SW_RST BIT(8)
> -#define RKISP1_CIF_IRCL_SI_SW_RST BIT(9)
> -#define RKISP1_CIF_IRCL_MIPI_SW_RST BIT(11)
> +/* VI_ICCL */
> +#define RKISP1_CIF_VI_ICCL_ISP_CLK BIT(0)
> +#define RKISP1_CIF_VI_ICCL_CP_CLK BIT(1)
> +#define RKISP1_CIF_VI_ICCL_RES_2 BIT(2)
> +#define RKISP1_CIF_VI_ICCL_MRSZ_CLK BIT(3)
> +#define RKISP1_CIF_VI_ICCL_SRSZ_CLK BIT(4)
> +#define RKISP1_CIF_VI_ICCL_JPEG_CLK BIT(5)
> +#define RKISP1_CIF_VI_ICCL_MI_CLK BIT(6)
> +#define RKISP1_CIF_VI_ICCL_RES_7 BIT(7)
> +#define RKISP1_CIF_VI_ICCL_IE_CLK BIT(8)
> +#define RKISP1_CIF_VI_ICCL_SIMP_CLK BIT(9)
> +#define RKISP1_CIF_VI_ICCL_SMIA_CLK BIT(10)
> +#define RKISP1_CIF_VI_ICCL_MIPI_CLK BIT(11)
> +#define RKISP1_CIF_VI_ICCL_DCROP_CLK BIT(12)
> +/* VI_IRCL */
> +#define RKISP1_CIF_VI_IRCL_ISP_SW_RST BIT(0)
> +#define RKISP1_CIF_VI_IRCL_CP_SW_RST BIT(1)
> +#define RKISP1_CIF_VI_IRCL_YCS_SW_RST BIT(2)
> +#define RKISP1_CIF_VI_IRCL_MRSZ_SW_RST BIT(3)
> +#define RKISP1_CIF_VI_IRCL_SRSZ_SW_RST BIT(4)
> +#define RKISP1_CIF_VI_IRCL_JPEG_SW_RST BIT(5)
> +#define RKISP1_CIF_VI_IRCL_MI_SW_RST BIT(6)
> +#define RKISP1_CIF_VI_IRCL_CIF_SW_RST BIT(7)
> +#define RKISP1_CIF_VI_IRCL_IE_SW_RST BIT(8)
> +#define RKISP1_CIF_VI_IRCL_SI_SW_RST BIT(9)
> +#define RKISP1_CIF_VI_IRCL_MIPI_SW_RST BIT(11)
>
> /* C_PROC_CTR */
> #define RKISP1_CIF_C_PROC_CTR_ENABLE BIT(0)
> @@ -687,11 +687,11 @@
> /* CIF Registers */
> /* =================================================================== */
> #define RKISP1_CIF_CTRL_BASE 0x00000000
> -#define RKISP1_CIF_CCL (RKISP1_CIF_CTRL_BASE + 0x00000000)
> +#define RKISP1_CIF_VI_CCL (RKISP1_CIF_CTRL_BASE + 0x00000000)
> #define RKISP1_CIF_VI_ID (RKISP1_CIF_CTRL_BASE + 0x00000008)
> #define RKISP1_CIF_VI_ISP_CLK_CTRL_V12 (RKISP1_CIF_CTRL_BASE + 0x0000000C)
> -#define RKISP1_CIF_ICCL (RKISP1_CIF_CTRL_BASE + 0x00000010)
> -#define RKISP1_CIF_IRCL (RKISP1_CIF_CTRL_BASE + 0x00000014)
> +#define RKISP1_CIF_VI_ICCL (RKISP1_CIF_CTRL_BASE + 0x00000010)
> +#define RKISP1_CIF_VI_IRCL (RKISP1_CIF_CTRL_BASE + 0x00000014)
> #define RKISP1_CIF_VI_DPCL (RKISP1_CIF_CTRL_BASE + 0x00000018)
>
> #define RKISP1_CIF_IMG_EFF_BASE 0x00000200
> --
> Regards,
>
> Laurent Pinchart
>
>
More information about the Linux-rockchip
mailing list