[PATCH RFC net-next 0/4] net: dsa: always use phylink
Russell King (Oracle)
linux at armlinux.org.uk
Fri Jun 24 04:41:26 PDT 2022
Hi,
Currently, the core DSA code conditionally uses phylink for CPU and DSA
ports depending on whether the firmware specifies a fixed-link or a PHY.
If either of these are specified, then phylink is used for these ports,
otherwise phylink is not, and we rely on the DSA drivers to "do the
right thing". However, this detail is not mentioned in the DT binding,
but Andrew has said that this behaviour has always something that DSA
wants.
mv88e6xxx has had support for this for a long time with its "SPEED_MAX"
thing, which I recently reworked to make use of the mac_capabilities in
preparation to solving this more fully.
This series is an experiment to solve this properly, and it does this
in two steps.
The first step consists of the first two patches. Phylink needs to
know the PHY interface mode that is being used so it can (a) pass the
right mode into the MAC/PCS etc and (b) know the properties of the
link and therefore which speeds can be supported across it.
In order to achieve this, the DSA phylink_get_caps() method has an
extra argument added to it so that DSA drivers can report the
interface mode that they will be using for this port back to the core
DSA code, thereby allowing phylink to be initialised with the correct
interface mode.
Note that this can only be used for CPU and DSA ports as "user" ports
need a different behaviour - they rely on getting the interface mode
from phylib, which will only happen if phylink is initialised with
PHY_INTERFACE_MODE_NA. Unfortunately, changing this behaviour is likely
to cause widespread regressions.
Obvious questions:
1. Should phylink_get_caps() be augmented in this way, or should it be
a separate method?
2. DSA has traditionally used "interface mode for the maximum supported
speed on this port" where the interface mode is programmable (via
its internal port_max_speed_mode() method) but this is only present
for a few of the sub-drivers. Is reporting the current interface
mode correct where this method is not implemented?
The second step is to introduce a function that allows phylink to be
reconfigured after creation time to operate at max-speed fixed-link
mode for the PHY interface mode, also using the MAC capabilities to
determine the speed and duplex mode we should be using.
Obvious questions:
1. Should we be allowing half-duplex for this?
2. If we do allow half-duplex, should we prefer fastest speed over
duplex setting, or should we prefer fastest full-duplex speed
over any half-duplex?
3. How do we sanely switch DSA from its current behaviour to always
using phylink for these ports without breakage - this is the
difficult one, because it's not obvious which drivers have been
coded to either work around this quirk of the DSA implementation.
For example, if we start forcing the link down before calling
dsa_port_phylink_create(), and we then fail to set max-fixed-link,
then the CPU/DSA port is going to fail, and we're going to have
lots of regressions.
Please look at the patches and make suggestions on how we can proceed
to clean up this quirk of DSA.
drivers/net/dsa/b53/b53_common.c | 3 +-
drivers/net/dsa/bcm_sf2.c | 3 +-
drivers/net/dsa/hirschmann/hellcreek.c | 3 +-
drivers/net/dsa/lantiq_gswip.c | 6 ++-
drivers/net/dsa/microchip/ksz_common.c | 3 +-
drivers/net/dsa/mt7530.c | 3 +-
drivers/net/dsa/mv88e6xxx/chip.c | 53 +++++++---------------
drivers/net/dsa/ocelot/felix.c | 3 +-
drivers/net/dsa/qca/ar9331.c | 3 +-
drivers/net/dsa/qca8k.c | 3 +-
drivers/net/dsa/realtek/rtl8365mb.c | 3 +-
drivers/net/dsa/sja1105/sja1105_main.c | 3 +-
drivers/net/dsa/xrs700x/xrs700x.c | 3 +-
drivers/net/phy/phylink.c | 83 ++++++++++++++++++++++++++++++++++
include/linux/phylink.h | 2 +
include/net/dsa.h | 3 +-
net/dsa/port.c | 42 ++++++++++-------
17 files changed, 154 insertions(+), 68 deletions(-)
--
RMK's Patch system: https://www.armlinux.org.uk/developer/patches/
FTTP is here! 40Mbps down 10Mbps up. Decent connectivity at last!
More information about the Linux-mediatek
mailing list