[PATCH v2 net 2/2] net: stmmac: dwmac-imx: pause the TXC clock in fixed-link
Will Deacon
will at kernel.org
Fri Jul 28 08:36:12 PDT 2023
On Fri, Jul 28, 2023 at 04:22:19PM +0100, Russell King (Oracle) wrote:
> On Thu, Jul 27, 2023 at 01:36:45PM -0500, Andrew Halaney wrote:
> > I don't have any documentation for the registers here, and as you can
> > see I'm an amateur with respect to memory ordering based on my prior
> > comment.
> >
> > But you:
> >
> > 1. Read intf_reg_off into variable iface
> > 2. Write the RESET_SPEED for the appropriate mode to MAC_CTRL_REG
> > 3. wmb() to ensure that write goes through
>
> I wonder about whether that wmb() is required. If the mapping is
> device-like rather than memory-like, the write should be committed
> before the read that regmap_update_bits() does according to the ARM
> memory model. Maybe a bit of information about where this barrier
> has come from would be good, and maybe getting it reviewed by the
> arm64 barrier specialist, Will Deacon. :)
>
> wmb() is normally required to be paired with a rmb(), but we're not
> talking about system memory here, so I also wonder whether wmb() is
> the correct barrier to use.
Yes, I don't think wmb() is the right thing here. If you need to ensure
that the write to MAC_CTRL_REG has taken effect, then you'll need to go
through some device-specific sequence which probably involves reading
something back. If you just need things to arrive in order eventually,
the memory type already gives you that.
It's also worth pointing out that udelay() isn't necessarily ordered wrt
MMIO writes, so that usleep_range() might need some help as well.
Non-relaxed MMIO reads, however, _are_ ordered against a subsequent
udelay(), so if you add the readback then this might all work out.
I gave a (slightly dated) talk about some of this at ELC a while back:
https://www.youtube.com/watch?v=i6DayghhA8Q
which might help.
Will
More information about the linux-arm-kernel
mailing list