[PATCH] clk: rockchip: Add 1.6GHz PLL rate

Heiko Stuebner heiko at sntech.de
Tue Mar 13 16:38:40 PDT 2018


Am Dienstag, 13. März 2018, 21:37:19 CET schrieb Derek Basehore:
> We need this rate to generate 100, 200, and 228.57MHz from the same
> PLL. 228.57MHz is useful for a pixel clock when the VPLL is used for
> and external display.
> 
> Signed-off-by: Derek Basehore <dbasehore at chromium.org>

applied for 4.17

Thanks
Heiko



More information about the linux-arm-kernel mailing list