[PATCH] ARM: dts: zynq: Enable PL clocks for Parallella

Andreas Färber afaerber at suse.de
Thu Nov 6 09:22:10 PST 2014

The Parallella board comes with a U-Boot bootloader that loads one of
two predefined FPGA bitstreams before booting the kernel. Both define an
AXI interface to the on-board Epiphany processor.

Enable clocks FCLK0..FCLK3 for the Programmable Logic by default.

Otherwise accessing, e.g., the ESYSRESET register freezes the board,
as seen with the Epiphany SDK tools e-reset and e-hw-rev, using /dev/mem.

Cc: <stable at vger.kernel.org> # 3.17.x
Signed-off-by: Andreas Färber <afaerber at suse.de>
 Michal/Olof, please consider this trivial patch as a fix for 3.18.

 arch/arm/boot/dts/zynq-parallella.dts | 4 ++++
 1 file changed, 4 insertions(+)

diff --git a/arch/arm/boot/dts/zynq-parallella.dts b/arch/arm/boot/dts/zynq-parallella.dts
index e1f51ca127fe..0429bbd89fba 100644
--- a/arch/arm/boot/dts/zynq-parallella.dts
+++ b/arch/arm/boot/dts/zynq-parallella.dts
@@ -34,6 +34,10 @@
+&clkc {
+	fclk-enable = <0xf>;
 &gem0 {
 	status = "okay";
 	phy-mode = "rgmii-id";

More information about the linux-arm-kernel mailing list