[PATCH 1/5] clk: rockchip: rk3576: define clk_otp_phy_g
Heiko Stübner
heiko at sntech.de
Tue Nov 19 05:51:58 PST 2024
Am Dienstag, 19. November 2024, 14:45:53 CET schrieb Diederik de Haas:
> On Tue Nov 19, 2024 at 2:29 PM CET, Heiko Stuebner wrote:
> > The phy clock of the OTP block is also present, but was not defined
> > so far. Though its clk-id already existed, so just define its location.
> >
> > Signed-off-by: Heiko Stuebner <heiko at sntech.de>
> > ---
> > drivers/clk/rockchip/clk-rk3576.c | 2 ++
> > 1 file changed, 2 insertions(+)
> >
> > diff --git a/drivers/clk/rockchip/clk-rk3576.c b/drivers/clk/rockchip/clk-rk3576.c
> > index 595e010341f7..029939a98416 100644
> > --- a/drivers/clk/rockchip/clk-rk3576.c
> > +++ b/drivers/clk/rockchip/clk-rk3576.c
> > @@ -541,6 +541,8 @@ static struct rockchip_clk_branch rk3576_clk_branches[] __initdata = {
> > RK3576_CLKGATE_CON(5), 14, GFLAGS),
> > GATE(CLK_OTPC_AUTO_RD_G, "clk_otpc_auto_rd_g", "xin24m", 0,
> > RK3576_CLKGATE_CON(5), 15, GFLAGS),
> > + GATE(CLK_OTP_PHY_G, "clk_otp_phy_g", "xin24m", 0,
> > + RK3588_CLKGATE_CON(6), 0, GFLAGS),
>
> RK3588?
darn copy-paste, thanks for noticing ;-)
At least the register and bit number is correct though ... according to the TRM.
So I messed up only the constant and did not notice due to the gate being
ungated by default of course.
Heiko
More information about the Linux-rockchip
mailing list