[PATCH 1/4] clk: rockchip: fix cpuclk mux bit of big cpu-cluster
zhangqing
zhangqing at rock-chips.com
Thu Jan 21 01:44:57 PST 2016
hi:
On 01/20/2016 01:49 PM, Heiko Stuebner wrote:
> Both clusters have their mux bit in bit 7 of their respective register.
> For whatever reason the big cluster currently lists bit 15 which is
> definitly wrong.
>
> Fixes: 3536c97a52db ("clk: rockchip: add rk3368 clock controller")
> Reported-by: Zhang Qing <zhangqing at rock-chips.com>
> Signed-off-by: Heiko Stuebner <heiko at sntech.de>
Reviewed-by: zhangqing <zhangqing at rock-chips.com>
> ---
> I plan to include them into my clk-fixes branch, so posted for reference
> and possible objections ;-)
>
> drivers/clk/rockchip/clk-rk3368.c | 2 +-
> 1 file changed, 1 insertion(+), 1 deletion(-)
>
> diff --git a/drivers/clk/rockchip/clk-rk3368.c b/drivers/clk/rockchip/clk-rk3368.c
> index 21f3ea9..f6667b8 100644
> --- a/drivers/clk/rockchip/clk-rk3368.c
> +++ b/drivers/clk/rockchip/clk-rk3368.c
> @@ -165,7 +165,7 @@ static const struct rockchip_cpuclk_reg_data rk3368_cpuclkb_data = {
> .core_reg = RK3368_CLKSEL_CON(0),
> .div_core_shift = 0,
> .div_core_mask = 0x1f,
> - .mux_core_shift = 15,
> + .mux_core_shift = 7,
> };
>
> static const struct rockchip_cpuclk_reg_data rk3368_cpuclkl_data = {
>
More information about the Linux-rockchip
mailing list