[PATCH 3/4] clk: rockchip: rk3368: fix parents of video encoder/decoder
zhangqing
zhangqing at rock-chips.com
Thu Jan 21 01:43:37 PST 2016
hi:
On 01/20/2016 01:49 PM, Heiko Stuebner wrote:
> The vdpu and vepu clocks can also be parented to the npll and current
> parent list also is wrong as it would use the npll as "usbphy" source,
> so adapt the parent to the correct one.
>
> Fixes: 3536c97a52db ("clk: rockchip: add rk3368 clock controller")
> Signed-off-by: Heiko Stuebner <heiko at sntech.de>
Reviewed-by: zhangqing <zhangqing at rock-chips.com>
> ---
> drivers/clk/rockchip/clk-rk3368.c | 4 ++--
> 1 file changed, 2 insertions(+), 2 deletions(-)
>
> diff --git a/drivers/clk/rockchip/clk-rk3368.c b/drivers/clk/rockchip/clk-rk3368.c
> index 3c9733e..6037beb 100644
> --- a/drivers/clk/rockchip/clk-rk3368.c
> +++ b/drivers/clk/rockchip/clk-rk3368.c
> @@ -384,10 +384,10 @@ static struct rockchip_clk_branch rk3368_clk_branches[] __initdata = {
> * Clock-Architecture Diagram 3
> */
>
> - COMPOSITE(0, "aclk_vepu", mux_pll_src_cpll_gpll_usb_p, 0,
> + COMPOSITE(0, "aclk_vepu", mux_pll_src_cpll_gpll_npll_usb_p, 0,
> RK3368_CLKSEL_CON(15), 6, 2, MFLAGS, 0, 5, DFLAGS,
> RK3368_CLKGATE_CON(4), 6, GFLAGS),
> - COMPOSITE(0, "aclk_vdpu", mux_pll_src_cpll_gpll_usb_p, 0,
> + COMPOSITE(0, "aclk_vdpu", mux_pll_src_cpll_gpll_npll_usb_p, 0,
> RK3368_CLKSEL_CON(15), 14, 2, MFLAGS, 8, 5, DFLAGS,
> RK3368_CLKGATE_CON(4), 7, GFLAGS),
>
>
More information about the Linux-rockchip
mailing list