[PATCH 6.6 1/4] riscv: dts: starfive: add assigned-clock* to limit frquency

Greg KH gregkh at linuxfoundation.org
Mon Sep 9 10:04:41 PDT 2024


On Mon, Sep 09, 2024 at 03:46:27PM +0800, WangYuli wrote:
> From: William Qiu <william.qiu at starfivetech.com>
> 
> In JH7110 SoC, we need to go by-pass mode, so we need add the
> assigned-clock* properties to limit clock frquency.
> 
> Signed-off-by: William Qiu <william.qiu at starfivetech.com>
> Reviewed-by: Emil Renner Berthing <emil.renner.berthing at canonical.com>
> Signed-off-by: Conor Dooley <conor.dooley at microchip.com>
> Signed-off-by: WangYuli <wangyuli at uniontech.com>
> ---
>  .../riscv/boot/dts/starfive/jh7110-starfive-visionfive-2.dtsi | 4 ++++
>  1 file changed, 4 insertions(+)

What is the git id of this change in Linus's tree?

Please fix this up and resend all 4 patches with the needed information.

thanks,

greg k-h



More information about the linux-riscv mailing list