[PATCH v1 4/4] riscv: dts: starfive: jh7110: Add CAN node
William Qiu
william.qiu at starfivetech.com
Sun Jan 28 19:12:39 PST 2024
Add CAST CAN controller node in JH7110 SoC.
Signed-off-by: William Qiu <william.qiu at starfivetech.com>
---
arch/riscv/boot/dts/starfive/jh7110.dtsi | 32 ++++++++++++++++++++++++
1 file changed, 32 insertions(+)
diff --git a/arch/riscv/boot/dts/starfive/jh7110.dtsi b/arch/riscv/boot/dts/starfive/jh7110.dtsi
index 45213cdf50dc..4d0469cb8ca9 100644
--- a/arch/riscv/boot/dts/starfive/jh7110.dtsi
+++ b/arch/riscv/boot/dts/starfive/jh7110.dtsi
@@ -914,6 +914,38 @@ watchdog at 13070000 {
<&syscrg JH7110_SYSRST_WDT_CORE>;
};
+ can0: can at 130d0000 {
+ compatible = "starfive,can";
+ reg = <0x0 0x130d0000 0x0 0x1000>;
+ interrupts = <112>;
+ clocks = <&syscrg JH7110_SYSCLK_CAN0_APB>,
+ <&syscrg JH7110_SYSCLK_CAN0_TIMER>,
+ <&syscrg JH7110_SYSCLK_CAN0_CAN>;
+ clock-names = "apb_clk", "timer_clk", "can_clk";
+ resets = <&syscrg JH7110_SYSRST_CAN0_APB>,
+ <&syscrg JH7110_SYSRST_CAN0_CORE>,
+ <&syscrg JH7110_SYSRST_CAN0_TIMER>;
+ reset-names = "rst_apb", "rst_core", "rst_timer";
+ starfive,syscon = <&sys_syscon 0x10 0x3 0x8>;
+ status = "disabled";
+ };
+
+ can1: can at 130e0000 {
+ compatible = "starfive,can";
+ reg = <0x0 0x130e0000 0x0 0x1000>;
+ interrupts = <113>;
+ clocks = <&syscrg JH7110_SYSCLK_CAN1_APB>,
+ <&syscrg JH7110_SYSCLK_CAN1_TIMER>,
+ <&syscrg JH7110_SYSCLK_CAN1_CAN>;
+ clock-names = "apb_clk", "timer_clk", "can_clk";
+ resets = <&syscrg JH7110_SYSRST_CAN1_APB>,
+ <&syscrg JH7110_SYSRST_CAN1_CORE>,
+ <&syscrg JH7110_SYSRST_CAN1_TIMER>;
+ reset-names = "rst_apb", "rst_core", "rst_timer";
+ starfive,syscon = <&sys_syscon 0x88 0x12 0x40000>;
+ status = "disabled";
+ };
+
crypto: crypto at 16000000 {
compatible = "starfive,jh7110-crypto";
reg = <0x0 0x16000000 0x0 0x4000>;
--
2.34.1
More information about the linux-riscv
mailing list