[PATCH v5 14/16] riscv: dts: thead: Add T-Head PMU extension for th1520
Yu Chien Peter Lin
peterlin at andestech.com
Tue Dec 12 23:02:59 PST 2023
xtheadpmu stands for T-Head Performance Monitor Unit extension.
Based on the added T-Head PMU ISA string, the SBI PMU driver
will make use of the non-standard irq source.
Signed-off-by: Yu Chien Peter Lin <peterlin at andestech.com>
---
Changes v4 -> v5:
- New patch
---
arch/riscv/boot/dts/thead/th1520.dtsi | 8 ++++----
1 file changed, 4 insertions(+), 4 deletions(-)
diff --git a/arch/riscv/boot/dts/thead/th1520.dtsi b/arch/riscv/boot/dts/thead/th1520.dtsi
index ba4d2c673ac8..2dad2b22824a 100644
--- a/arch/riscv/boot/dts/thead/th1520.dtsi
+++ b/arch/riscv/boot/dts/thead/th1520.dtsi
@@ -22,7 +22,7 @@ c910_0: cpu at 0 {
riscv,isa = "rv64imafdc";
riscv,isa-base = "rv64i";
riscv,isa-extensions = "i", "m", "a", "f", "d", "c", "zicntr", "zicsr",
- "zifencei", "zihpm";
+ "zifencei", "zihpm", "xtheadpmu";
reg = <0>;
i-cache-block-size = <64>;
i-cache-size = <65536>;
@@ -46,7 +46,7 @@ c910_1: cpu at 1 {
riscv,isa = "rv64imafdc";
riscv,isa-base = "rv64i";
riscv,isa-extensions = "i", "m", "a", "f", "d", "c", "zicntr", "zicsr",
- "zifencei", "zihpm";
+ "zifencei", "zihpm", "xtheadpmu";
reg = <1>;
i-cache-block-size = <64>;
i-cache-size = <65536>;
@@ -70,7 +70,7 @@ c910_2: cpu at 2 {
riscv,isa = "rv64imafdc";
riscv,isa-base = "rv64i";
riscv,isa-extensions = "i", "m", "a", "f", "d", "c", "zicntr", "zicsr",
- "zifencei", "zihpm";
+ "zifencei", "zihpm", "xtheadpmu";
reg = <2>;
i-cache-block-size = <64>;
i-cache-size = <65536>;
@@ -94,7 +94,7 @@ c910_3: cpu at 3 {
riscv,isa = "rv64imafdc";
riscv,isa-base = "rv64i";
riscv,isa-extensions = "i", "m", "a", "f", "d", "c", "zicntr", "zicsr",
- "zifencei", "zihpm";
+ "zifencei", "zihpm", "xtheadpmu";
reg = <3>;
i-cache-block-size = <64>;
i-cache-size = <65536>;
--
2.34.1
More information about the linux-riscv
mailing list