[PATCH 3/5] PCI: axis: Add ARTPEC-8 PCIe controller driver
Krzysztof Kozlowski
krzk at kernel.org
Mon Mar 28 11:52:02 PDT 2022
On 28/03/2022 04:14, 이왕석 wrote:
> Add support Axis, ARTPEC-8 SoC.
> ARTPEC-8 is the SoC platform of Axis Communications.
> This is based on arm64 and support GEN4 & 2lane.
> This PCIe controller is based on DesignWare Hardware core
> and uses DesignWare core functions to implement the driver.
> This is based on driver/pci/controller/dwc/pci-exynos.c
>
> Signed-off-by: Wangseok Lee <wangseok.lee at samsung.com>
> ---
> drivers/pci/controller/dwc/Kconfig | 31 +
> drivers/pci/controller/dwc/Makefile | 1 +
> drivers/pci/controller/dwc/pcie-artpec8.c | 912 ++++++++++++++++++++++++++++++
> 3 files changed, 944 insertions(+)
> create mode 100644 drivers/pci/controller/dwc/pcie-artpec8.c
>
I took a look at the your driver and at existing PCIe Exynos driver.
Unfortunately PCIe Exynos driver is in poor shape, really poor. This
would explain that maybe it's better to have new driver instead of
merging them, especially that hardware is different. Although I am still
waiting for some description of these differences...
I said that Exynos PCIe looks poor... but what is worse, it looks like
you based on it so you copied or some bad patterns it had.
Except this the driver has several coding style issues, so please be
sure to run checkpatch, sparse and smatch before sending it.
Please work on this driver to make it close to Linux coding style, so
there will be no need for us, reviewers, focus on basic stuff.
Optionally, send all this to staging. :)
Best regards,
Krzysztof
More information about the linux-phy
mailing list