[PATCH v5 2/4] arm64: dts: mt8192: Add mmc device nodes
allen-kh.cheng
allen-kh.cheng at mediatek.com
Thu Mar 31 05:48:17 PDT 2022
Hi Matthias,
On Thu, 2022-03-31 at 14:02 +0200, Matthias Brugger wrote:
>
> On 30/03/2022 15:38, Allen-KH Cheng wrote:
> > Add mmc nodes for mt8192 SoC.
> >
> > Signed-off-by: Allen-KH Cheng <allen-kh.cheng at mediatek.com>
> > Reviewed-by: AngeloGioacchino Del Regno <
> > angelogioacchino.delregno at collabora.com>
>
> You forgot to disable the msdc clock node, which I understood we
> agreed on in in
> v4. I would consider this change as an substantial one, so in this
> case please
> delete the reviewed-by tags.
>
> Regards,
> Matthias
>
Is it ok I send a new patch for this instead of a series?
Best regards,
Allen
> > ---
> > arch/arm64/boot/dts/mediatek/mt8192.dtsi | 32
> > ++++++++++++++++++++++++
> > 1 file changed, 32 insertions(+)
> >
> > diff --git a/arch/arm64/boot/dts/mediatek/mt8192.dtsi
> > b/arch/arm64/boot/dts/mediatek/mt8192.dtsi
> > index 69e8d1934d53..c1057878e2c6 100644
> > --- a/arch/arm64/boot/dts/mediatek/mt8192.dtsi
> > +++ b/arch/arm64/boot/dts/mediatek/mt8192.dtsi
> > @@ -991,6 +991,38 @@
> > #clock-cells = <1>;
> > };
> >
> > + mmc0: mmc at 11f60000 {
> > + compatible = "mediatek,mt8192-mmc",
> > "mediatek,mt8183-mmc";
> > + reg = <0 0x11f60000 0 0x1000>, <0 0x11f50000 0
> > 0x1000>;
> > + interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH
> > 0>;
> > + clocks = <&topckgen CLK_TOP_MSDC50_0_SEL>,
> > + <&msdc_top CLK_MSDC_TOP_H_MST_0P>,
> > + <&msdc_top CLK_MSDC_TOP_SRC_0P>,
> > + <&msdc_top CLK_MSDC_TOP_P_CFG>,
> > + <&msdc_top CLK_MSDC_TOP_P_MSDC0>,
> > + <&msdc_top CLK_MSDC_TOP_AXI>,
> > + <&msdc_top
> > CLK_MSDC_TOP_AHB2AXI_BRG_AXI>;
> > + clock-names = "source", "hclk", "source_cg",
> > "sys_cg",
> > + "pclk_cg", "axi_cg", "ahb_cg";
> > + status = "disabled";
> > + };
> > +
> > + mmc1: mmc at 11f70000 {
> > + compatible = "mediatek,mt8192-mmc",
> > "mediatek,mt8183-mmc";
> > + reg = <0 0x11f70000 0 0x1000>, <0 0x11c70000 0
> > 0x1000>;
> > + interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH
> > 0>;
> > + clocks = <&topckgen CLK_TOP_MSDC30_1_SEL>,
> > + <&msdc_top CLK_MSDC_TOP_H_MST_1P>,
> > + <&msdc_top CLK_MSDC_TOP_SRC_1P>,
> > + <&msdc_top CLK_MSDC_TOP_P_CFG>,
> > + <&msdc_top CLK_MSDC_TOP_P_MSDC1>,
> > + <&msdc_top CLK_MSDC_TOP_AXI>,
> > + <&msdc_top
> > CLK_MSDC_TOP_AHB2AXI_BRG_AXI>;
> > + clock-names = "source", "hclk", "source_cg",
> > "sys_cg",
> > + "pclk_cg", "axi_cg", "ahb_cg";
> > + status = "disabled";
> > + };
> > +
> > mfgcfg: clock-controller at 13fbf000 {
> > compatible = "mediatek,mt8192-mfgcfg";
> > reg = <0 0x13fbf000 0 0x1000>;
More information about the Linux-mediatek
mailing list