[PATCH v1 16/16] arm64: dts: mt8195: Add display node for vdosys0
Tinghan Shen
tinghan.shen at mediatek.com
Tue Jul 5 21:02:52 PDT 2022
On Mon, 2022-07-04 at 14:39 +0200, Krzysztof Kozlowski wrote:
> On 04/07/2022 12:00, Tinghan Shen wrote:
> > From: "Jason-JH.Lin" <jason-jh.lin at mediatek.com>
> >
> > Add display node for vdosys0 of mt8195.
> >
> > Signed-off-by: Jason-JH.Lin <jason-jh.lin at mediatek.com>
> > Signed-off-by: Tinghan Shen <tinghan.shen at mediatek.com>
> > ---
> > arch/arm64/boot/dts/mediatek/mt8195.dtsi | 109 +++++++++++++++++++++++
> > 1 file changed, 109 insertions(+)
> >
> > diff --git a/arch/arm64/boot/dts/mediatek/mt8195.dtsi b/arch/arm64/boot/dts/mediatek/mt8195.dtsi
> > index 724c6ca837b6..faea8ef33e5a 100644
> > --- a/arch/arm64/boot/dts/mediatek/mt8195.dtsi
> > +++ b/arch/arm64/boot/dts/mediatek/mt8195.dtsi
> > @@ -1961,6 +1961,7 @@
> > vdosys0: syscon at 1c01a000 {
> > compatible = "mediatek,mt8195-mmsys", "syscon";
> > reg = <0 0x1c01a000 0 0x1000>;
> > + mboxes = <&gce0 0 CMDQ_THR_PRIO_4>;
> > #clock-cells = <1>;
> > };
> >
> > @@ -1976,6 +1977,114 @@
> > power-domains = <&spm MT8195_POWER_DOMAIN_VENC_CORE1>;
> > };
> >
> > + ovl0: ovl at 1c000000 {
> > + compatible = "mediatek,mt8195-disp-ovl",
> > + "mediatek,mt8183-disp-ovl";
> > + reg = <0 0x1c000000 0 0x1000>;
> > + interrupts = <GIC_SPI 636 IRQ_TYPE_LEVEL_HIGH 0>;
> > + power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
> > + clocks = <&vdosys0 CLK_VDO0_DISP_OVL0>;
> > + iommus = <&iommu_vdo M4U_PORT_L0_DISP_OVL0_RDMA0>;
> > + mediatek,gce-client-reg =
> > + <&gce0 SUBSYS_1c00XXXX 0x0000 0x1000>;
> > + };
> > +
> > + rdma0: rdma at 1c002000 {
> > + compatible = "mediatek,mt8195-disp-rdma";
> > + reg = <0 0x1c002000 0 0x1000>;
> > + interrupts = <GIC_SPI 638 IRQ_TYPE_LEVEL_HIGH 0>;
> > + power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
> > + clocks = <&vdosys0 CLK_VDO0_DISP_RDMA0>;
> > + iommus = <&iommu_vdo M4U_PORT_L0_DISP_RDMA0>;
> > + mediatek,gce-client-reg =
> > + <&gce0 SUBSYS_1c00XXXX 0x2000 0x1000>;
> > + };
> > +
> > + color0: color at 1c003000 {
> > + compatible = "mediatek,mt8195-disp-color",
> > + "mediatek,mt8173-disp-color";
> > + reg = <0 0x1c003000 0 0x1000>;
> > + interrupts = <GIC_SPI 639 IRQ_TYPE_LEVEL_HIGH 0>;
> > + power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
> > + clocks = <&vdosys0 CLK_VDO0_DISP_COLOR0>;
> > + mediatek,gce-client-reg =
> > + <&gce0 SUBSYS_1c00XXXX 0x3000 0x1000>;
> > + };
> > +
> > + ccorr0: ccorr at 1c004000 {
> > + compatible = "mediatek,mt8195-disp-ccorr",
> > + "mediatek,mt8192-disp-ccorr";
> > + reg = <0 0x1c004000 0 0x1000>;
> > + interrupts = <GIC_SPI 640 IRQ_TYPE_LEVEL_HIGH 0>;
> > + power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
> > + clocks = <&vdosys0 CLK_VDO0_DISP_CCORR0>;
> > + mediatek,gce-client-reg =
> > + <&gce0 SUBSYS_1c00XXXX 0x4000 0x1000>;
> > + };
> > +
> > + aal0: aal at 1c005000 {
> > + compatible = "mediatek,mt8195-disp-aal",
> > + "mediatek,mt8183-disp-aal";
> > + reg = <0 0x1c005000 0 0x1000>;
> > + interrupts = <GIC_SPI 641 IRQ_TYPE_LEVEL_HIGH 0>;
> > + power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
> > + clocks = <&vdosys0 CLK_VDO0_DISP_AAL0>;
> > + mediatek,gce-client-reg =
> > + <&gce0 SUBSYS_1c00XXXX 0x5000 0x1000>;
> > + };
> > +
> > + gamma0: gamma at 1c006000 {
> > + compatible = "mediatek,mt8195-disp-gamma",
> > + "mediatek,mt8183-disp-gamma";
> > + reg = <0 0x1c006000 0 0x1000>;
> > + interrupts = <GIC_SPI 642 IRQ_TYPE_LEVEL_HIGH 0>;
> > + power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
> > + clocks = <&vdosys0 CLK_VDO0_DISP_GAMMA0>;
> > + mediatek,gce-client-reg =
> > + <&gce0 SUBSYS_1c00XXXX 0x6000 0x1000>;
> > + };
> > +
> > + dither0: dither at 1c007000 {
> > + compatible = "mediatek,mt8195-disp-dither",
> > + "mediatek,mt8183-disp-dither";
> > + reg = <0 0x1c007000 0 0x1000>;
> > + interrupts = <GIC_SPI 643 IRQ_TYPE_LEVEL_HIGH 0>;
> > + power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
> > + clocks = <&vdosys0 CLK_VDO0_DISP_DITHER0>;
> > + mediatek,gce-client-reg =
> > + <&gce0 SUBSYS_1c00XXXX 0x7000 0x1000>;
> > + };
> > +
> > + dsc0: dsc at 1c009000 {
> > + compatible = "mediatek,mt8195-disp-dsc";
> > + reg = <0 0x1c009000 0 0x1000>;
> > + interrupts = <GIC_SPI 645 IRQ_TYPE_LEVEL_HIGH 0>;
> > + power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
> > + clocks = <&vdosys0 CLK_VDO0_DSC_WRAP0>;
> > + mediatek,gce-client-reg =
> > + <&gce0 SUBSYS_1c00XXXX 0x9000 0x1000>;
> > + };
> > +
> > + merge0: merge0 at 1c014000 {
>
> Generic node name.
>
> > + compatible = "mediatek,mt8195-disp-merge";
> > + reg = <0 0x1c014000 0 0x1000>;
> > + interrupts = <GIC_SPI 656 IRQ_TYPE_LEVEL_HIGH 0>;
> > + power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
> > + clocks = <&vdosys0 CLK_VDO0_VPP_MERGE0>;
> > + mediatek,gce-client-reg =
> > + <&gce0 SUBSYS_1c01XXXX 0x4000 0x1000>;
> > + };
> > +
> > + mutex: mutex0 at 1c016000 {
>
> Generic node name.
>
> > + compatible = "mediatek,mt8195-disp-mutex";
> > + reg = <0 0x1c016000 0 0x1000>;
> > + interrupts = <GIC_SPI 658 IRQ_TYPE_LEVEL_HIGH 0>;
> > + power-domains = <&spm MT8195_POWER_DOMAIN_VDOSYS0>;
> > + clocks = <&vdosys0 CLK_VDO0_DISP_MUTEX0>;
> > + mediatek,gce-events =
> > + <CMDQ_EVENT_VDO0_DISP_STREAM_DONE_0>;
> > + };
> > +
> > larb0: larb at 1c018000 {
> > compatible = "mediatek,mt8195-smi-larb";
> > reg = <0 0x1c018000 0 0x1000>;
>
>
> Best regards,
> Krzysztof
Ok, I'll update in the next version.
Thanks,
TingHan
More information about the Linux-mediatek
mailing list