[PATCH v2 13/23] arm64: dts: mt8192: Add mmc device nodes
allen-kh.cheng
allen-kh.cheng at mediatek.com
Mon Feb 21 05:08:04 PST 2022
On Fri, 2022-02-18 at 13:55 +0100, AngeloGioacchino Del Regno wrote:
> Il 18/02/22 10:16, Allen-KH Cheng ha scritto:
> > Add mmc nodes for mt8192 SoC.
> >
> > Signed-off-by: Allen-KH Cheng <allen-kh.cheng at mediatek.com>
> > ---
> > arch/arm64/boot/dts/mediatek/mt8192.dtsi | 36
> > +++++++++++++++++++++---
> > 1 file changed, 32 insertions(+), 4 deletions(-)
> >
> > diff --git a/arch/arm64/boot/dts/mediatek/mt8192.dtsi
> > b/arch/arm64/boot/dts/mediatek/mt8192.dtsi
> > index 094805db395b..cfc2db501108 100644
> > --- a/arch/arm64/boot/dts/mediatek/mt8192.dtsi
> > +++ b/arch/arm64/boot/dts/mediatek/mt8192.dtsi
> > @@ -1154,10 +1154,38 @@
> > #clock-cells = <1>;
> > };
> >
> > - msdc: clock-controller at 11f60000 {
> > - compatible = "mediatek,mt8192-msdc";
> > - reg = <0 0x11f60000 0 0x1000>;
> > - #clock-cells = <1>;
> > + mmc0: mmc at 11f60000 {
> > + compatible = "mediatek,mt8192-mmc",
> > "mediatek,mt8183-mmc";
> > + reg = <0 0x11f60000 0 0x1000>,
> > + <0 0x11f50000 0 0x1000>;
>
> This fits on a single line:
> reg = <0 0x11f60000 0 0x1000>, <0 0x11f50000 0
> 0x1000>;
>
Hi Angelo,
This is my neglect and will correct this in next version.
Many thanks,
Allen
> > + interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH
> > 0>;
> > + clocks = <&topckgen CLK_TOP_MSDC50_0_SEL>,
> > + <&msdc_top CLK_MSDC_TOP_H_MST_0P>,
> > + <&msdc_top CLK_MSDC_TOP_SRC_0P>,
> > + <&msdc_top CLK_MSDC_TOP_P_CFG>,
> > + <&msdc_top CLK_MSDC_TOP_AXI>,
> > + <&msdc_top
> > CLK_MSDC_TOP_AHB2AXI_BRG_AXI>,
> > + <&msdc_top CLK_MSDC_TOP_P_MSDC0>;
> > + clock-names = "source", "hclk", "source_cg",
> > "sys_cg",
> > + "axi_cg", "ahb_cg", "pclk_cg";
> > + status = "disabled";
> > + };
> > +
> > + mmc1: mmc at 11f70000 {
> > + compatible = "mediatek,mt8192-mmc",
> > "mediatek,mt8183-mmc";
> > + reg = <0 0x11f70000 0 0x1000>,
> > + <0 0x11c70000 0 0x1000>;
>
> Same here.
>
> > + interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH
> > 0>;
> > + clocks = <&topckgen CLK_TOP_MSDC30_1_SEL>,
> > + <&msdc_top CLK_MSDC_TOP_H_MST_1P>,
> > + <&msdc_top CLK_MSDC_TOP_SRC_1P>,
> > + <&msdc_top CLK_MSDC_TOP_P_CFG>,
> > + <&msdc_top CLK_MSDC_TOP_AXI>,
> > + <&msdc_top
> > CLK_MSDC_TOP_AHB2AXI_BRG_AXI>,
> > + <&msdc_top CLK_MSDC_TOP_P_MSDC1>;
> > + clock-names = "source", "hclk", "source_cg",
> > "sys_cg",
> > + "axi_cg", "ahb_cg", "pclk_cg";
> > + status = "disabled";
> > };
> >
> > mfgcfg: clock-controller at 13fbf000 {
>
>
More information about the Linux-mediatek
mailing list