[PATCH v2 2/4] clk: mediatek: add the option for determining PLL source clock

Stephen Boyd sboyd at codeaurora.org
Thu Nov 2 01:12:05 PDT 2017


On 10/05, sean.wang at mediatek.com wrote:
> From: Chen Zhong <chen.zhong at mediatek.com>
> 
> Since the previous setup always sets the PLL using crystal 26MHz, this
> doesn't always happen in every MediaTek platform. So the patch added
> flexibility for assigning extra member for determining the PLL source
> clock.
> 
> Signed-off-by: Chen Zhong <chen.zhong at mediatek.com>
> Signed-off-by: Sean Wang <sean.wang at mediatek.com>
> ---

Applied to clk-next

-- 
Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum,
a Linux Foundation Collaborative Project



More information about the Linux-mediatek mailing list