[PATCH 1/2] arm64: dts: ti: k3-j721e-sk: Fix reversed C6x carveout locations
Andrew Davis
afd at ti.com
Thu Aug 1 11:12:31 PDT 2024
The DMA carveout for the C6x core 0 is at 0xa6000000 and core 1 is at
0xa7000000. These are reversed in DT. While both C6x can access either
region, so this is not normally a problem, but if we start restricting
the memory each core can access (such as with firewalls) the cores
accessing the regions for the wrong core will not work. Fix this here.
Fixes: f46d16cf5b43 ("arm64: dts: ti: k3-j721e-sk: Add DDR carveout memory nodes")
Signed-off-by: Andrew Davis <afd at ti.com>
---
arch/arm64/boot/dts/ti/k3-j721e-sk.dts | 4 ++--
1 file changed, 2 insertions(+), 2 deletions(-)
diff --git a/arch/arm64/boot/dts/ti/k3-j721e-sk.dts b/arch/arm64/boot/dts/ti/k3-j721e-sk.dts
index 89fbfb21e5d3b..e709edeb95cf7 100644
--- a/arch/arm64/boot/dts/ti/k3-j721e-sk.dts
+++ b/arch/arm64/boot/dts/ti/k3-j721e-sk.dts
@@ -120,7 +120,7 @@ main_r5fss1_core1_memory_region: r5f-memory at a5100000 {
no-map;
};
- c66_1_dma_memory_region: c66-dma-memory at a6000000 {
+ c66_0_dma_memory_region: c66-dma-memory at a6000000 {
compatible = "shared-dma-pool";
reg = <0x00 0xa6000000 0x00 0x100000>;
no-map;
@@ -132,7 +132,7 @@ c66_0_memory_region: c66-memory at a6100000 {
no-map;
};
- c66_0_dma_memory_region: c66-dma-memory at a7000000 {
+ c66_1_dma_memory_region: c66-dma-memory at a7000000 {
compatible = "shared-dma-pool";
reg = <0x00 0xa7000000 0x00 0x100000>;
no-map;
--
2.39.2
More information about the linux-arm-kernel
mailing list