[PATCH v2 2/2] phy: add combo phy driver for HiSilicon STB SoCs
Shawn Guo
shawnguo at kernel.org
Tue Oct 24 01:58:26 PDT 2017
On Mon, Oct 23, 2017 at 07:42:32PM +0800, Jiancheng Xue wrote:
> > +static int histb_pcie_phy_init(struct histb_combphy_priv *priv)
> > +{
> > + struct regmap *peri = priv->peri;
> > + int ret;
> > +
> > + /* set to pcie mode */
> > + regmap_update_bits(peri, PERI_CTRL, COMBPHY1_MODE_MASK,
> > + COMBPHY_MODE_PCIE << COMBPHY_MODE_SHIFT);
> > +
> > + regmap_update_bits(peri, PERI_COMBPHY1_CFG,
> > + COMBPHY1_BYPASS_CODEC_MASK,
> > + ~COMBPHY1_BYPASS_CODEC_VAL);
> > +
> > + ret = clk_prepare_enable(priv->ref);
> > + if (ret) {
> > + dev_err(&priv->phy->dev, "clk_prepare_enable fail!\n");
> > + return ret;
> > + }
> > +
> > + reset_control_deassert(priv->por);
> > +
> > + regmap_update_bits(peri, PERI_COMBPHY1_CFG,
> > + COMBPHY1_CLKREF_OUT_OEN_MASK,
> > + COMBPHY1_CLKREF_OUT_OEN_VAL);
> > +
> > + /* need to wait for EP clk stable */
> > + mdelay(5);
> > +
> > + nano_register_write(peri, PERI_COMBPHY1_CFG, 0x1, 0x8);
> > + nano_register_write(peri, PERI_COMBPHY1_CFG, 0xc, 0x9);
> > + nano_register_write(peri, PERI_COMBPHY1_CFG, 0x1a, 0x4);
> > +
> > + return 0;
> > +}
> > +
> > +static int histb_pcie_phy_exit(struct histb_combphy_priv *priv)
> > +{
> > + regmap_update_bits(priv->peri, PERI_COMBPHY1_CFG,
> > + COMBPHY1_CLKREF_OUT_OEN_MASK,
> > + ~COMBPHY1_CLKREF_OUT_OEN_VAL);
> > + reset_control_deassert(priv->por);
> > + clk_disable_unprepare(priv->ref);
> > +
> > + return 0;
> > +}
> > +
> > +static int histb_usb_phy_init(struct histb_combphy_priv *priv)
> > +{
> > + int ret;
> > +
> I think the work mode should be set to usb3 first as histb_pcie_phy_init does.
> The current one may be not usb3.
Thanks for the reminding. We will address that in the next version.
Shawn
> > + ret = clk_prepare_enable(priv->ref);
> > + if (ret) {
> > + dev_err(&priv->phy->dev, "clk_prepare_enable fail!\n");
> > + return ret;
> > + }
> > + reset_control_deassert(priv->por);
> > + mdelay(1);
> > +
> > + return 0;
> > +}
More information about the linux-arm-kernel
mailing list