[PATCH v2 0/2] spi: bcm2835aux: auxiliary spi improvements
Stephan Olbrich
stephanolbrich at gmx.de
Sun Feb 14 02:04:27 PST 2016
From: Stephan Olbrich <stephanolbrich at gmx.de>
This patch series has some improvements and fixes for the auxiliary spi.
since v1:
- the first two patches "fix bitmask defines" and "disable tx fifo empty irq"
were picked up by Mark Brown and applied to his spi tree so I don't post
them again.
- speed bits are now reset before setting the new speed in case the speed
changes between transfers
- remove CPHA from master->mode_bits
- rename CPHA bit mask to RISING to make it more clear why things are done
that way
1. set up spi-mode before asserting cs-gpio
As Martin Sperl suggested this is done in the same way as in spi-bcm2835.c
acace73df2c1913a526c1b41e4741a4a6704c863
2. fix CPOL/CPHA setting
From what I've seen in the documentation [1] and seen on the scope this chip
doesn't support modes with CPHA=1. With this patch spi mode 0 and 2 should
work correctly whereas mode 1 and 3 are not supported.
Stephan Olbrich (2):
spi: bcm2835aux: set up spi-mode before asserting cs-gpio
spi: bcm2835aux: fix CPOL/CPHA setting
drivers/spi/spi-bcm2835aux.c | 66 +++++++++++++++++++++++++++++---------------
1 file changed, 44 insertions(+), 22 deletions(-)
--
2.5.0
More information about the linux-arm-kernel
mailing list