[PATCH v3 2/7] clocksource: add lpc32xx timer driver
Daniel Lezcano
daniel.lezcano at linaro.org
Mon May 11 04:37:56 PDT 2015
On 05/11/2015 01:30 PM, Joachim Eastwood wrote:
> Hi Daniel,
>
> On 11 May 2015 at 13:05, Daniel Lezcano <daniel.lezcano at linaro.org> wrote:
>> On 05/07/2015 06:48 PM, Joachim Eastwood wrote:
>>>
>>> Add support for using the NXP LPC timer as clocksource and
>>> clock event. These timers are present on many NXP devices
>>> including LPC32xx, LPC17xx, LPC18xx and LPC43xx.
>>
>>
>> A brief description of the hardware would be nice.
>
> I'll see what I can come up with.
>
>> Some comments below.
>>
>> Thanks !
>>
>> -- Daniel
>>
>>> Signed-off-by: Joachim Eastwood <manabian at gmail.com>
>>> ---
>>> drivers/clocksource/Kconfig | 10 ++
>>> drivers/clocksource/Makefile | 1 +
>>> drivers/clocksource/time-lpc32xx.c | 259
>>> +++++++++++++++++++++++++++++++++++++
>>> 3 files changed, 270 insertions(+)
>>> create mode 100644 drivers/clocksource/time-lpc32xx.c
>>>
>>> diff --git a/drivers/clocksource/Kconfig b/drivers/clocksource/Kconfig
>>> index 51d7865fdddb..71c532314f1d 100644
>>> --- a/drivers/clocksource/Kconfig
>>> +++ b/drivers/clocksource/Kconfig
>>> @@ -106,6 +106,16 @@ config CLKSRC_EFM32
>>> Support to use the timers of EFM32 SoCs as clock source and
>>> clock
>>> event device.
>>>
>>> +config CLKSRC_LPC32XX
>>> + bool "Clocksource for NXP's LPC SoC series" if !ARCH_LPC18XX
>>
>>
>> Except you have a really good reason, the timers are not prompted. It is up
>> to the platform's config to select the driver.
>
> I only copied the CLKSRC_EFM32 entry so I don't have any good reasons.
>
> Would something simple like this be okay?
> config CLKSRC_LPC32XX
> bool
> select CLKSRC_MMIO
> select CLKSRC_OF
>
> And then of course update platform Kconfig to select this symbol.
That will be fine.
>>> + depends on OF && ARM && (ARCH_LPC18XX || COMPILE_TEST)
>>> + select CLKSRC_MMIO
>>> + default ARCH_LPC18XX
>>> + help
>>> + Support to use the timers of LPC SoCs as clock source and clock
>>> + event device. These timers are present on many NXP devices
>>> + including LPC32xx, LPC17xx, LPC18xx and LPC43xx.
>>> +
>>> config ARM_ARCH_TIMER
>>> bool
>>> select CLKSRC_OF if OF
>>> diff --git a/drivers/clocksource/Makefile b/drivers/clocksource/Makefile
>>> index 5b85f6adb258..5928e35cb64d 100644
>>> --- a/drivers/clocksource/Makefile
>>> +++ b/drivers/clocksource/Makefile
>>> @@ -37,6 +37,7 @@ obj-$(CONFIG_ARCH_BCM_MOBILE) += bcm_kona_timer.o
>>> obj-$(CONFIG_CADENCE_TTC_TIMER) += cadence_ttc_timer.o
>>> obj-$(CONFIG_CLKSRC_EFM32) += time-efm32.o
>>> obj-$(CONFIG_CLKSRC_EXYNOS_MCT) += exynos_mct.o
>>> +obj-$(CONFIG_CLKSRC_LPC32XX) += time-lpc32xx.o
>>> obj-$(CONFIG_CLKSRC_SAMSUNG_PWM) += samsung_pwm_timer.o
>>> obj-$(CONFIG_FSL_FTM_TIMER) += fsl_ftm_timer.o
>>> obj-$(CONFIG_VF_PIT_TIMER) += vf_pit_timer.o
>>> diff --git a/drivers/clocksource/time-lpc32xx.c
>>> b/drivers/clocksource/time-lpc32xx.c
>>> new file mode 100644
>>> index 000000000000..bb94409cf89c
>>> --- /dev/null
>>> +++ b/drivers/clocksource/time-lpc32xx.c
>>> @@ -0,0 +1,259 @@
>>> +/*
>>> + * Clocksource driver for NXP LPC32xx/18xx/43xx timer
>>> + *
>>> + * Copyright (C) 2015 Joachim Eastwood <manabian at gmail.com>
>>> + *
>>> + * Based on:
>>> + * time-efm32 Copyright (C) 2013 Pengutronix
>>> + * mach-lpc32xx/timer.c Copyright (C) 2009 - 2010 NXP Semiconductors
>>> + *
>>> + * This file is licensed under the terms of the GNU General Public
>>> + * License version 2. This program is licensed "as is" without any
>>> + * warranty of any kind, whether express or implied.
>>> + *
>>> + */
>>> +
>>> +#define pr_fmt(fmt) "%s: " fmt, __func__
>>> +
>>> +#include <linux/clk.h>
>>> +#include <linux/clockchips.h>
>>> +#include <linux/clocksource.h>
>>> +#include <linux/interrupt.h>
>>> +#include <linux/irq.h>
>>> +#include <linux/kernel.h>
>>> +#include <linux/of.h>
>>> +#include <linux/of_address.h>
>>> +#include <linux/of_irq.h>
>>> +#include <linux/sched_clock.h>
>>> +
>>> +#define LPC32XX_TIMER_IR 0x000
>>> +#define LPC32XX_TIMER_IR_MR0INT BIT(0)
>>> +#define LPC32XX_TIMER_TCR 0x004
>>> +#define LPC32XX_TIMER_TCR_CEN BIT(0)
>>> +#define LPC32XX_TIMER_TCR_CRST BIT(1)
>>> +#define LPC32XX_TIMER_TC 0x008
>>> +#define LPC32XX_TIMER_PR 0x00c
>>> +#define LPC32XX_TIMER_MCR 0x014
>>> +#define LPC32XX_TIMER_MCR_MR0I BIT(0)
>>> +#define LPC32XX_TIMER_MCR_MR0R BIT(1)
>>> +#define LPC32XX_TIMER_MCR_MR0S BIT(2)
>>> +#define LPC32XX_TIMER_MR0 0x018
>>> +
>>> +struct lpc32xx_clock_event_ddata {
>>> + struct clock_event_device evtdev;
>>> + void __iomem *base;
>>> +};
>>> +
>>> +/* Needed for the sched clock */
>>> +static void __iomem *clocksource_timer_counter;
>>> +
>>> +static u64 notrace lpc32xx_read_sched_clock(void)
>>> +{
>>> + return readl(clocksource_timer_counter);
>>> +}
>>> +
>>> +static int lpc32xx_clkevt_next_event(unsigned long delta,
>>> + struct clock_event_device *evtdev)
>>> +{
>>> + struct lpc32xx_clock_event_ddata *ddata =
>>> + container_of(evtdev, struct lpc32xx_clock_event_ddata,
>>> evtdev);
>>> +
>>> + writel_relaxed(LPC32XX_TIMER_TCR_CRST, ddata->base +
>>> LPC32XX_TIMER_TCR);
>>> + writel_relaxed(delta, ddata->base + LPC32XX_TIMER_PR);
>>> + writel_relaxed(LPC32XX_TIMER_TCR_CEN, ddata->base +
>>> LPC32XX_TIMER_TCR);
>>> +
>>> + return 0;
>>> +}
>>> +
>>> +static void lpc32xx_clkevt_mode(enum clock_event_mode mode,
>>> + struct clock_event_device *evtdev)
>>
>>
>> See below.
>>
>>
>>> +{
>>> + struct lpc32xx_clock_event_ddata *ddata =
>>> + container_of(evtdev, struct lpc32xx_clock_event_ddata,
>>> evtdev);
>>> +
>>> + switch (mode) {
>>> + case CLOCK_EVT_MODE_PERIODIC:
>>> + WARN_ON(1);
>>> + break;
>>> +
>>> + case CLOCK_EVT_MODE_ONESHOT:
>>> + case CLOCK_EVT_MODE_SHUTDOWN:
>>> + /*
>>> + * Disable the timer. When using oneshot, we must also
>>> + * disable the timer to wait for the first call to
>>> + * set_next_event().
>>> + */
>>> + writel_relaxed(0, ddata->base + LPC32XX_TIMER_TCR);
>>> + break;
>>> +
>>> + case CLOCK_EVT_MODE_UNUSED:
>>> + case CLOCK_EVT_MODE_RESUME:
>>> + break;
>>> + }
>>> +}
>>> +
>>> +static irqreturn_t lpc32xx_clock_event_handler(int irq, void *dev_id)
>>> +{
>>> + struct lpc32xx_clock_event_ddata *ddata = dev_id;
>>> +
>>> + /* Clear match */
>>> + writel_relaxed(LPC32XX_TIMER_IR_MR0INT, ddata->base +
>>> LPC32XX_TIMER_IR);
>>> +
>>> + ddata->evtdev.event_handler(&ddata->evtdev);
>>> +
>>> + return IRQ_HANDLED;
>>> +}
>>> +
>>> +static struct lpc32xx_clock_event_ddata lpc32xx_clk_event_ddata = {
>>> + .evtdev = {
>>> + .name = "lpc3220 clockevent",
>>> + .features = CLOCK_EVT_FEAT_ONESHOT,
>>> + .rating = 300,
>>> + .set_next_event = lpc32xx_clkevt_next_event,
>>> + .set_mode = lpc32xx_clkevt_mode,
>>
>>
>> Please take the opportunity to switch to the new API (see commit 77e32c89).
>
> oh, I was not aware of the new API. I'll adapt the driver.
>
> Has any other drivers been switched over that I could take a look at?
Not I am aware of. Viresh [Cc'ed] has a bunch of driver changes in its
log to send, may be he can send you one you can look at.
Thanks !
-- Daniel
--
<http://www.linaro.org/> Linaro.org │ Open source software for ARM SoCs
Follow Linaro: <http://www.facebook.com/pages/Linaro> Facebook |
<http://twitter.com/#!/linaroorg> Twitter |
<http://www.linaro.org/linaro-blog/> Blog
More information about the linux-arm-kernel
mailing list