[PATCH v5 6/6] target-arm: cpu.h document why env->spsr exists
Peter Maydell
peter.maydell at linaro.org
Thu Mar 26 10:26:32 PDT 2015
On 23 March 2015 at 17:05, Alex Bennée <alex.bennee at linaro.org> wrote:
> I was getting very confused about the duplication of state so wanted to
> make it explicit.
>
> Signed-off-by: Alex Bennée <alex.bennee at linaro.org>
>
> diff --git a/target-arm/cpu.h b/target-arm/cpu.h
> index 083211c..6dc1799 100644
> --- a/target-arm/cpu.h
> +++ b/target-arm/cpu.h
> @@ -155,6 +155,11 @@ typedef struct CPUARMState {
> This contains all the other bits. Use cpsr_{read,write} to access
> the whole CPSR. */
> uint32_t uncached_cpsr;
> + /* The spsr is a alias for spsr_elN where N is the current
> + * exception level.
This comment is still wrong.
> It is provided for here so the TCG msr/mrs
> + * implementation can access one register.
...and this is wrong too.
> Care needs to be taken
> + * to ensure the banked_spsr[] is also updated.
> + */
> uint32_t spsr;
>
> /* Banked registers. */
I think it would be better to just drop this patch, really...
-- PMM
More information about the linux-arm-kernel
mailing list