[PATCH v2 3/5] ata: add Broadcom AHCI SATA3 driver for STB chips
Brian Norris
computersforpeace at gmail.com
Thu Apr 23 09:46:11 PDT 2015
Hi Arnd,
On Thu, Apr 23, 2015 at 09:43:55AM +0200, Arnd Bergmann wrote:
> On Wednesday 22 April 2015 19:59:08 Brian Norris wrote:
> > Pretty straightforward driver, using the nice library-ization of the
> > generic ahci_platform driver.
> >
> > Signed-off-by: Brian Norris <computersforpeace at gmail.com>
>
> There is an alternative way to do this, by writing a separate phy driver
> for drivers/phy and using the generic ahci-platform driver. Have you
> considered that as well? I don't know which approach works better here,
> but in general we should try to have the generic driver handle as many
> chips as possible.
Did you read v1 [1]? There was discussion all over the place, with each
person recommending their own favorite Right Way. It was suggested in
various ways that code be moved into drivers/ata/ or drivers/phy/ at
various points. In the end, I couldn't follow all suggestions and
instead came up with this:
1. SATA_TOP_CTRL deals with AHCI-related registers and some high-level
PHY bits (power on or off the PHY).
2. There is another discrete bit of hardware that handles analog aspects
of the PHY
3. The device tree should describe hardware, not how software wants to
use it
4. Software should avoid sharing register ranges
So, this suggested we should have two DT nodes; one for #1 and one for
#2. It seemed natural that because #1 modifies the AHCI core (e.g., the
endianness of it), that it belongs in a 'SATA' driver. So I use
libahci_platform instead of using the generic driver. The bits from #2
go in drivers/phy/.
So we have a PHY driver, but it doesn't cover everything. Did you want
me to write a second PHY driver?? I'm not sure how that'd work...
> > diff --git a/drivers/ata/sata_brcmstb.c b/drivers/ata/sata_brcmstb.c
> > new file mode 100644
> > index 000000000000..ab8d2261fa96
> > --- /dev/null
> > +++ b/drivers/ata/sata_brcmstb.c
> > @@ -0,0 +1,285 @@
> > +/*
> > + * Broadcom SATA3 AHCI Controller Driver
>
> Is this AHCI or not? Most AHCI drivers are called ahci_*.c, not sata_*.c
It is AHCI. I can rename if necessary...
If you're wondering about the comment there, SATA3 is left to indicate
the difference between earlier (non-AHCI) SATA cores that only supported
up to Gen2 SATA.
> > +#ifdef __BIG_ENDIAN
> > +#define DATA_ENDIAN 2 /* AHCI->DDR inbound accesses */
> > +#define MMIO_ENDIAN 2 /* CPU->AHCI outbound accesses */
> > +#else
> > +#define DATA_ENDIAN 0
> > +#define MMIO_ENDIAN 0
> > +#endif
>
> Is this for MIPS or ARM based chips or both?
Both. (This particular iteration of the driver was only tested on
ARM, but this particular code has been the same on MIPS.)
> ARM SoCs should never care
> about the endianess of the CPU,
Why do you say that? What makes ARM different than MIPS here? If
somebody were using ARM BE, then they would (just like in MIPS) need to
configure our AHCI core to pretend like it's in LE mode, as that's what
libahci.c assumes.
> so I'd expect something like
>
> #if defined(__BIG_ENDIAN) && defined(CONFIG_MIPS)
> /* mips big-endian stuff */
> #else
> /* all other combinations */
> #endif
>
> > +static void brcm_sata_phy_enable(struct brcm_ahci_priv *priv, int port)
> > +{
> > + void __iomem *phyctrl = priv->top_ctrl + SATA_TOP_CTRL_PHY_CTRL +
> > + (port * SATA_TOP_CTRL_PHY_OFFS);
> > + void __iomem *p;
> > + u32 reg;
> > +
> > + /* clear PHY_DEFAULT_POWER_STATE */
> > + p = phyctrl + SATA_TOP_CTRL_PHY_CTRL_1;
> > + reg = __raw_readl(p);
> > + reg &= ~SATA_TOP_CTRL_1_PHY_DEFAULT_POWER_STATE;
> > + __raw_writel(reg, p);
>
> Similarly, the use of __raw_readl() is broken on ARM here and won't
> work on big-endian kernels. Better use a driver specific helper
> function that does the right thing based on the architecture and
> endianess. You can use the same conditional as above and do
>
> #if defined(__BIG_ENDIAN) && defined(CONFIG_MIPS)
>
> static inline brcm_sata_phy_read(struct brcm_ahci_phy *priv, int port int reg)
> {
> void __iomem *phyctrl = priv->regs;
>
> if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(__BIG_ENDIAN))
> return __raw_readl(regs->reg);
>
> return readl_relaxed(regs->reg);
> }
Huh? I'm fine with a driver-specific helper to abstract this out, but
why the MIPS fiddling? I'm fairly confident that in *all*
configurations, this piece of the IP is wired up to work in native
endianness, so it should never be doing an endian swap. The
readl_relaxed() you're adding looks like it would just break the
(theoretical) ARM BE case.
I understand that you don't like bare __raw_{read,write}l(), but some IP
is just wired this way.
> > +static const struct of_device_id ahci_of_match[] = {
> > + {.compatible = "brcm,sata3-ahci"},
> > + {},
>
> This sounds awefully generic. Can you guarantee that no part of Broadcom
> has produced another ahci-like SATA3 controller in the past, or will
> have one in the future?
I know this controller is used by several chips across Broadcom, though
I can't guarantee there are not others at the moment. I can look into
that.
> If not, please be more specific here, and use the internal specifier for
> this version of the IP block. If you can't find out what that is, use the
> identifier for the oldest chip you know that has it.
The binding documentation already notes "brcm,bcm7445-ahci", but we just
don't bind against it here yet, since that hasn't been necessary. I
suppose I can include the revision number, though; I forgot this block
had one. (EDIT: in checking two random chips, I see that two cores both
say v0.1 but have slightly different register layouts. Chip guys suck
sometimes. So I'll stick to chip-based matching instead.)
Brian
[1] https://lkml.org/lkml/2015/3/18/940
More information about the linux-arm-kernel
mailing list