[PATCH 06/12] clk: mmp: add mmp private gate clock
Mike Turquette
mturquette at linaro.org
Wed Sep 3 10:55:37 PDT 2014
Quoting Chao Xie (2014-08-25 21:38:18)
> From: Chao Xie <chao.xie at marvell.com>
>
> Some SOCes have this kind of the gate clock
> 1. There are some bits to control the gate not only one bit.
> 2. Some clocks has operations of "out of reset" and "enable".
> To enable clock, we need do "out of reset" and "enable".
> To disable clock, we may not need "set to reset". It depends
> on the SOCes' design.
Are there any other IP blocks affected by the "out of reset" and "set to
reset" states? I wonder if you might benefit from the reset controller
framework? For example see,
drivers/clk/qcom/gcc-apq8084.c
<snip>
> +static int mmp_clk_gate_enable(struct clk_hw *hw)
> +{
> + struct mmp_clk_gate *gate = to_clk_mmp_gate(hw);
> + struct clk *clk = hw->clk;
> + unsigned long flags = 0;
> + unsigned long rate;
> + u32 tmp;
> +
> + if (gate->lock)
> + spin_lock_irqsave(gate->lock, flags);
> +
> + tmp = readl(gate->reg);
> + tmp &= ~gate->mask;
> + tmp |= gate->val_enable;
> + writel(tmp, gate->reg);
> +
> + if (gate->lock)
> + spin_unlock_irqrestore(gate->lock, flags);
> +
> + if (gate->flags & MMP_CLK_GATE_NEED_DELAY) {
> + rate = __clk_get_rate(clk);
> + /* Need delay 2 cycles. */
> + udelay(2000000/rate);
How long are these delays? Long enough to warrant using clk_prepare
instead of clk_enable? Are these clocks enabled from interrupt context?
Regards,
Mike
More information about the linux-arm-kernel
mailing list