[PATCH] arm: mm: add memory type for inner-writeback
Catalin Marinas
catalin.marinas at arm.com
Tue Jan 7 10:09:21 EST 2014
On Fri, Dec 27, 2013 at 04:58:48AM +0000, Mark Zhang wrote:
> From: Colin Cross <ccross at android.com>
>
> For streaming-style operations (e.g., software rendering of graphics
> surfaces shared with non-coherent DMA devices), the cost of performing
> L2 cache maintenance can exceed the benefit of having the larger cache
> (this is particularly true for OUTER_CACHE configurations like the ARM
> PL2x0).
>
> This change uses the currently-unused mapping 5 (TEX[0]=1, C=0, B=1)
> in the tex remapping tables as an inner-writeback-write-allocate, outer
> non-cacheable memory type, so that this mapping will be available to
> clients which will benefit from the reduced L2 maintenance.
>
> Signed-off-by: Gary King <gking at nvidia.com>
Is Colin signing off this patch as well?
> --- a/arch/arm/mm/proc-v7-2level.S
> +++ b/arch/arm/mm/proc-v7-2level.S
> @@ -144,8 +144,8 @@ ENDPROC(cpu_v7_set_pte_ext)
> * NS1 = PRRR[19] = 1 - normal shareable property
> * NOS = PRRR[24+n] = 1 - not outer shareable
> */
> -.equ PRRR, 0xff0a81a8
> -.equ NMRR, 0x40e040e0
> +.equ PRRR, 0xff0a89a8
> +.equ NMRR, 0x40e044e0
It should be done for the *-3level files.
--
Catalin
More information about the linux-arm-kernel
mailing list