[PATCH 1/5] clk: tegra: Add support for PLLSS
Thierry Reding
thierry.reding at gmail.com
Thu Oct 10 06:39:16 EDT 2013
On Fri, Oct 04, 2013 at 12:12:40PM +0300, Peter De Schrijver wrote:
> Signed-off-by: Peter De Schrijver <pdeschrijver at nvidia.com>
This is missing a commit description.
> diff --git a/drivers/clk/tegra/clk-pll.c b/drivers/clk/tegra/clk-pll.c
[...]
> +const struct clk_ops tegra_clk_pllss_ops = {
static?
> +struct clk *tegra_clk_register_pllss(const char *name, const char *parent_name,
> + void __iomem *clk_base, unsigned long flags,
> + unsigned long fixed_rate,
> + struct tegra_clk_pll_params *pll_params,
> + struct tegra_clk_pll_freq_table *freq_table,
> + spinlock_t *lock)
> +{
[...]
> + pll = _tegra_init_pll(clk_base, NULL, fixed_rate, pll_params,
> + pll_flags, freq_table, lock);
> +
> + if (IS_ERR(pll))
I'd leave out the blank line separating the assignment of pll and the
check for validity. Grouping them together like that makes it
immediately clear that they belong together.
> + return ERR_CAST(pll);
> +
> + val = pll_readl_base(pll);
> +
> + if (val & (3 << 25)) {
Same here. Also 3 << 25 could probably be a symbolic constant, something
like PLLSS_REF_SRC_SEL_MASK perhaps?
> + WARN(1, "Unknown parent selected for %s: %d\n", name,
> + val >> 25);
Similarly, this should be something like:
(val & PLLSS_REF_SRC_SEL_MASK) >> PLLSS_REF_SRC_SEL_SHIFT
> + kfree(pll);
> + return ERR_PTR(-EINVAL);
> + }
> + _get_pll_mnp(pll, &cfg);
Nit: I'd put a blank line before this, to separate the block and the
function call. That is:
}
_get_pll_mnp(...);
> +
> + if (cfg.n > 1) {
> + WARN(1, "%s should not be initialized\n", name);
> + kfree(pll);
> + return ERR_PTR(-EINVAL);
> + }
Is this really fatal? Can't we just configure the PLL from scratch?
> + parent_rate = __clk_get_rate(parent);
> +
> + pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
> +
> + cfg.m = _pll_fixed_mdiv(pll_params, parent_rate);
> + cfg.n = cfg.m * pll_params->vco_min / parent_rate;
> +
> + for (i = 0; pll_params->pdiv_tohw[i].pdiv; i++)
> + ;
> + cfg.p = pll_params->pdiv_tohw[i-1].hw_val;
Could use a blank line to separate them. Also what if .pdiv of the first
entry is 0? The loop will terminate on the first run and i will be 0, so
this would try to access pdiv_tohw[-1]. Can that ever happen?
> + _update_pll_mnp(pll, &cfg);
> +
> + pll_writel_misc(PLLSS_MISC_DEFAULT, pll);
> + pll_writel(PLLSS_CFG_DEFAULT, pll_params->ext_misc_reg[0], pll);
> + pll_writel(PLLSS_CTRL1_DEFAULT, pll_params->ext_misc_reg[1], pll);
> + pll_writel(PLLSS_CTRL1_DEFAULT, pll_params->ext_misc_reg[2], pll);
> +
> + val = pll_readl_base(pll);
> + if (val & PLL_BASE_ENABLE) {
> + if (val & BIT(pll_params->iddq_bit_idx)) {
> + WARN(1, "%s is on but IDDQ set\n", name);
> + kfree(pll);
> + return ERR_PTR(-EINVAL);
> + }
> + } else
> + val |= BIT(pll_params->iddq_bit_idx);
> +
> + val &= ~BIT(24); /* disable lock override */
Could use a symbolic name as well. PLLS_LOCK_OVERRIDE?
> + pll_writel_base(val, pll);
> +
> + clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
> + &tegra_clk_pllss_ops);
> +
> + if (IS_ERR(clk))
I'd remove the blank line between the above two here as well.
> +struct clk *tegra_clk_register_pllss(const char *name, const char *parent_name,
> + void __iomem *clk_base, unsigned long flags,
> + unsigned long fixed_rate,
> + struct tegra_clk_pll_params *pll_params,
> + struct tegra_clk_pll_freq_table *freq_table,
> + spinlock_t *lock);
Nit: Parameter alignment looks funky here. I think you should either
align them with the first argument on the first line or use only tabs to
indent. Given that you don't align them anywhere else, I'd suggest using
the latter for consistency.
Thierry
-------------- next part --------------
A non-text attachment was scrubbed...
Name: not available
Type: application/pgp-signature
Size: 836 bytes
Desc: not available
URL: <http://lists.infradead.org/pipermail/linux-arm-kernel/attachments/20131010/1b3f1ce8/attachment.sig>
More information about the linux-arm-kernel
mailing list