[PATCH v3 08/10] ARM: mxs: add ocotp read function
Russell King - ARM Linux
linux at arm.linux.org.uk
Wed Jan 5 15:15:02 EST 2011
On Wed, Jan 05, 2011 at 07:44:18PM +0000, Jamie Lokier wrote:
> 'git show 534be1d5' explains how it works: cpu_relax() flushes buffered
> writes from _this_ CPU, so that other CPUs which are polling can make
> progress, which avoids this CPU getting stuck if there is an indirect
> dependency (no matter how convoluted) between what it's polling and which
> it wrote just before.
>
> So cpu_relax() is *essential* in some polling loops, not a hint.
>
> In principle that could happen for I/O polling, if (a) buffered memory
> writes are delayed by I/O read transactions, and (b) the device state we're
> waiting on depends on I/O yet to be done on another CPU, which could be
> polling memory first (e.g. a spinlock).
>
> I doubt (a) in practice - but what about buses that block during I/O read?
> (I have a chip like that here, but it's ARMv4T.)
Let's be clear - ARMv5 and below generally are well ordered architectures
within the limits of caching. There are cases where the write buffer
allows two writes to pass each other. However, for IO we generally map
these - especially for ARMv4 and below - as 'uncacheable unbufferable'.
So on these, if the program says "read this location" the pipeline will
stall until the read has been issued - and if you use the result in the
next instruction, it will stall until the data is available. So really,
it's not a problem here.
ARMv6 and above have a weakly ordered memory model with speculative
prefetching, so memory reads/writes can be completely unordered. Device
accesses can pass memory accesses, but device accesses are always visible
in program order with respect to each other.
So, if you're spinning in a loop reading an IO device, all previous IO
accesses will be completed (in all ARM architectures) before the result
of your read is evaluated.
(But, let's make you squirm some more - mb() on ARMv6 and above may
equate to a CPU memory barrier _plus_ a few IO accesses to the external
L2 cache controller - which will be ordered wrt other IO accesses of
course.)
More information about the linux-arm-kernel
mailing list