[PATCH RFC/RFT] pwm: meson: make full use of common clock framework

Martin Blumenstingl martin.blumenstingl at googlemail.com
Mon Apr 3 14:01:22 PDT 2023


Hello Heiner,

On Tue, Mar 28, 2023 at 10:59 PM Heiner Kallweit <hkallweit1 at gmail.com> wrote:
>
> Newer versions of the PWM block use a core clock with external mux,
> divider, and gate. These components either don't exist any longer in
> the PWM block, or they are bypassed.
> To minimize needed changes for supporting the new version, the internal
> divider and gate should be handled by CCF too.
That sounds like a good way forward to me

> I didn't see a good way to split the patch, therefore it's somewhat
> bigger. What it does:
>
> - The internal mux is handled by CCF already. Register also internal
>   divider and gate with CCF, so that we have one representation of the
>   input clock: [mux] parent of [divider] parent of [gate]
>
> - Now that CCF selects an appropriate mux parent, we don't need the
>   DT-provided default parent any longer. Accordingly we can also omit
>   setting the mux parent directly in the driver.
>
> - Instead of manually handling the pre-div divider value, let CCF
>   set the input clock. Targeted input clock frequency is
>   0xffff * 1/period for best precision.
>
> - For the "inverted pwm disabled" scenario target an input clock
>   frequency of 1GHz. This ensures that the remaining low pulses
>   have minimum length.
Unfortunately I didn't have much time today so I didn't get to reviewing this.

> I don't have hw with the old PWM block, therefore I couldn't test this
> patch. With the not yet included extension for the new PWM block
> (channel->clock directly coming from get_clk(external_clk)) I didn't
> notice any problem. My system uses PWM for the CPU voltage regulator
> and for the SDIO 32kHz clock.
>
> Note: The clock gate in the old PWM block is permanently disabled.
> This seems to indicate that it's not used by the new PWM block.
>
> I'd appreciate testing on the different platforms using the old
> PWM block.
I have tested basic functionality on a X96 Air (SM1 SoC, the version
with Gbit/s PHY) where the VDDCPU regulator is PWM based and the 32kHz
clock for wifi is generated by the PWM controller.
The RTL8822CS SDIO wifi card is still working (firmware download,
basic connectivity and connecting to an AP) and the system survived a
minute of 100% CPU usage without hanging.

For reference:
# cat /sys/kernel/debug/pwm
platform/ffd19000.pwm, 2 PWM devices
pwm-0   (wifi32k             ): requested enabled period: 30518 ns
duty: 15259 ns polarity: normal
pwm-1   ((null)              ): period: 0 ns duty: 0 ns polarity: normal

platform/ff807000.pwm, 2 PWM devices
pwm-0   ((null)              ): period: 0 ns duty: 0 ns polarity: normal
pwm-1   ((null)              ): period: 0 ns duty: 0 ns polarity: normal

platform/ff802000.pwm, 2 PWM devices
pwm-0   ((null)              ): period: 0 ns duty: 0 ns polarity: normal
pwm-1   (regulator-vddcpu    ): requested enabled period: 1500 ns
duty: 1125 ns polarity: normal

# grep \.pwm /sys/kernel/debug/clk/clk_summary
               ffd19000.pwm#mux0       1        1        0   648999985
         0     0  50000         Y
                  ffd19000.pwm#div0       1        1        0
648999985          0     0  50000         Y
                     ffd19000.pwm#gate0       1        1        0
648999985          0     0  50000         Y
   ffd19000.pwm#mux1                 0        0        0    24000000
       0     0  50000         Y
      ffd19000.pwm#div1              0        0        0    24000000
       0     0  50000         Y
         ffd19000.pwm#gate1          0        0        0    24000000
       0     0  50000         N
   ff807000.pwm#mux1                 0        0        0    24000000
       0     0  50000         Y
      ff807000.pwm#div1              0        0        0    24000000
       0     0  50000         Y
         ff807000.pwm#gate1          0        0        0    24000000
       0     0  50000         N
   ff807000.pwm#mux0                 0        0        0    24000000
       0     0  50000         Y
      ff807000.pwm#div0              0        0        0    24000000
       0     0  50000         Y
         ff807000.pwm#gate0          0        0        0    24000000
       0     0  50000         N
   ff802000.pwm#mux1                 1        1        0    24000000
       0     0  50000         Y
      ff802000.pwm#div1              1        1        0    24000000
       0     0  50000         Y
         ff802000.pwm#gate1          1        1        0    24000000
       0     0  50000         Y
   ff802000.pwm#mux0                 0        0        0    24000000
       0     0  50000         Y
      ff802000.pwm#div0              0        0        0    24000000
       0     0  50000         Y
         ff802000.pwm#gate0          0        0        0    24000000
       0     0  50000         N

hdmi_pll is the parent of ffd19000.pwm#mux0 - before it was using the
24MHz XTAL.
I haven't tested what happens when I change the video mode (that board
is currently not connected to any HDMI screen).

Later this week I can also try this e.g. on my Odroid-C1 (with 32-bit
Meson8b SoC) to verify that we don't have any 32-bit compatibility
issues.


Best regards,
Martin



More information about the linux-amlogic mailing list